## COMPUTER SCIENCE

9608/32
Paper 3 Written Paper
MARK SCHEME

## Maximum Mark: 75

## Published

This mark scheme is published as an aid to teachers and candidates, to indicate the requirements of the examination. It shows the basis on which Examiners were instructed to award marks. It does not indicate the details of the discussions that took place at an Examiners' meeting before marking began, which would have considered the acceptability of alternative answers.

Mark schemes should be read in conjunction with the question paper and the Principal Examiner Report for Teachers.

Cambridge International will not enter into discussions about these mark schemes.
Cambridge International is publishing the mark schemes for the October/November 2018 series for most Cambridge IGCSE ${ }^{\text {TM }}$, Cambridge International A and AS Level components and some Cambridge O Level components.

These general marking principles must be applied by all examiners when marking candidate answers. They should be applied alongside the specific content of the mark scheme or generic level descriptors for a question. Each question paper and mark scheme will also comply with these marking principles.

## GENERIC MARKING PRINCIPLE 1:

Marks must be awarded in line with:

- the specific content of the mark scheme or the generic level descriptors for the question
- the specific skills defined in the mark scheme or in the generic level descriptors for the question
- the standard of response required by a candidate as exemplified by the standardisation scripts.


## GENERIC MARKING PRINCIPLE 2:

Marks awarded are always whole marks (not half marks, or other fractions).

## GENERIC MARKING PRINCIPLE 3:

Marks must be awarded positively:

- marks are awarded for correct/valid answers, as defined in the mark scheme. However, credit is given for valid answers which go beyond the scope of the syllabus and mark scheme, referring to your Team Leader as appropriate
- marks are awarded when candidates clearly demonstrate what they know and can do
- marks are not deducted for errors
- marks are not deducted for omissions
- answers should only be judged on the quality of spelling, punctuation and grammar when these features are specifically assessed by the question as indicated by the mark scheme. The meaning, however, should be unambiguous.


## GENERIC MARKING PRINCIPLE 4:

Rules must be applied consistently e.g. in situations where candidates have not followed instructions or in the application of generic level descriptors.

## GENERIC MARKING PRINCIPLE 5:

Marks should be awarded using the full range of marks defined in the mark scheme for the question (however; the use of the full mark range may be limited according to the quality of the candidate responses seen).

## GENERIC MARKING PRINCIPLE 6:

Marks awarded are based solely on the requirements as defined in the mark scheme. Marks should not be awarded with grade thresholds or grade descriptors in mind.

| Question | Answer | Marks |
| :---: | :---: | :---: |
| 1(a)(i) | 1 mark per bullet point: <br> - Correct value for exponent identified e.g. $\left(0.010101 \times 2^{\wedge}\right) 5$ <br> - Used to give correct value e.g. 1010.1 or $21 / 64 \times 32$ <br> - Correct answer i.e. $10.5 / / 101 / 2$ | 3 |
| 1(a)(ii) | 1 mark per bullet point: <br> - Correct binary value i.e. 111.1 <br> - Value for exponent identified e.g. $\left(0.1111 \times 2^{\wedge}\right) 3$ <br> - Correct answer i.e. 0111100000000011 | 3 |
| 1(a)(iii) | 1 mark per bullet point: <br> - Any working method for conversion <br> - Applied accurately <br> - Correct answer i.e. 1000100000000011 | 3 |
| 1(b)(i) | Largest (positive) number (in this format) | 1 |
| 1(b)(ii) | Overflow // too large to represent // would become negative | 1 |


| Question | Answer | Marks |
| :---: | :---: | :---: |
| 2(a) | 1 mark per bullet point to max 3 : <br> - Must have a central device <br> - Each node is connected to the central device <br> - Each node has a dedicated connection <br> - Each connection must be bidirectional <br> - Nodes may operate under different protocols | 3 |
| 2(b)(i) | 1 mark per bullet point to max 2 : <br> - dedicated circuit/channel/(physical) path <br> - connection established before/at the start of the communication <br> - which lasts for duration of connection // circuit released at end of the communication <br> - all data is transmitted along the same route | 2 |


| Question | Answer |  |  | Marks |
| :---: | :---: | :---: | :---: | :---: |
| 2(b)(ii) | 1 mark for each row: |  |  | 4 |
|  | Statements | Circuit switching | Packet switching |  |
|  | Shares bandwidth |  | $\checkmark$ |  |
|  | Data may arrive out of order |  | $\checkmark$ |  |
|  | Data can be corrupted | $\checkmark$ | $\checkmark$ |  |
|  | Data are less likely to get lost | either $\checkmark$ | or $\checkmark$ |  |


| Question | Answer | Marks |
| :---: | :---: | :---: |
| 3(a) | 1 mark per bullet point to max 3: <br> - Correct use of Idempotent law $Y=Y . Y \quad Y=Y+Y$ <br> - Correct use of Complement law $0=Y . \bar{Y} \quad 1=Y+\bar{Y}$ <br> - Correct use of Distributive law $X(Y+Z)=X . Y+X . Z$ <br> - Correct use of Redundancy law $X . \bar{Y}+Y=X+Y$ <br> - Correct use of identity law $\mathrm{X} .1=\mathrm{X}$ <br> 1 mark for the correct answer <br> For example: | 4 |







| Question | Answer |  |  |  |  |  |  |  |  |  | Marks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 5(a) | 1 mark per bullet point to max 4: <br> - RISC has fewer instructions <br> // CISC has more instructions <br> - RISC has many registers <br> // CISC has few registers <br> - RISCs instructions are simpler <br> // CISC's instructions are more complex <br> - RISC has a few instruction formats <br> // CISC has many instruction formats <br> - RISC usually uses single-cycle instructions <br> // CISC uses multi-cycle instructions <br> - RISC uses fixed-length instructions <br> // CISC uses variable-length instructions <br> - RISC has better pipelineability <br> // CISC has poorer pipelineability <br> - RISC requires less complex circuits <br> // CISC requires more complex circuits <br> - RISC has fewer addressing modes <br> // CISC has more addressing modes <br> - RISC makes more use of RAM <br> // CISC makes more use of cache/less use of RAM <br> - RISC has a hard-wired control unit // CISC has a programmable control unit <br> - RISC has a hard-wired control unit // CISC has many types of instructions memory <br> // CISC has many types of instructions to address memory |  |  |  |  |  |  |  |  |  | 4 |
| 5(b)(i) | 1 mark per bullet point: <br> - Completing the As correctly <br> - B in column 2, row 1 no other Bs in row 1 <br> - Remainder correctly completed |  |  |  |  |  |  |  |  |  | 3 |
|  | Stage | Time interval |  |  |  |  |  |  |  |  |  |
|  |  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |  |
|  | Fetch instruction | A | B | C | D |  |  |  |  |  |  |
|  | Decode instruction |  | A | B | C | D |  |  |  |  |  |
|  | Execute instruction |  |  | A | B | C | D |  |  |  |  |
|  | Access operand in memory |  |  |  | A | B | C | D |  |  |  |
|  | Write result to register |  |  |  |  | A | B | C | D |  |  |


| Question | Answer |  |  |  | Marks |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 5(b)(ii) | 1 mark per bullet point: <br> - Correct number of cycles for pipelining 8 <br> - Correct number of cycles without pipelining $4 \times 5=20$ <br> - No of cycles saved $20-8=12$ |  |  |  | 3 |
| 5(c) | 1 mark for each row |  |  |  | 4 |
|  | Statement | Architecture |  |  |  |
|  |  | SIMD | MIMD | SISD |  |
|  | Each processor executes a different instruction |  | $\checkmark$ |  |  |
|  | There is only one processor |  |  | $\checkmark$ |  |
|  | Each processor executes the same instruction input using data available in the dedicated memory | $\checkmark$ |  |  |  |
|  | Each processor typically has its own partition within a shared memory |  | $\checkmark$ |  |  |


| Question | Answer |  |  | Marks |
| :---: | :---: | :---: | :---: | :---: |
| 6(a) | 1 mark for each term/description |  |  | 4 |
|  |  | Description | Term |  |
|  | A | The result of encryption that is transmitted to the recipient | Cipher text |  |
|  | B | The type of cryptography where different keys are used, one for encryption and one for decryption. | Asymmetric or Public key |  |
|  | C | Electronic document used to prove the ownership of a public key // Electronic document used to prove that the data is from a trusted source | Digital certificate |  |
|  | D | Key needed to decrypt data that has been encrypted by a public key // Key needed to encrypt data so that it that can be decrypted by a public key // the key used in asymmetric encryption which is not shared | Private key |  |
| 6(b) | 1 ma 1 ma 1 ma 1 <br> 2 <br> 3 <br> 4 <br> 5 <br> 6 <br> 7 | k for $\mathbf{C}$ in the correct place <br> $k$ for $\mathbf{A}$ followed by $\mathbf{D}$ in any position <br> $k$ for $\mathbf{D}$ followed by $\mathbf{B}$ in any position <br> rowser requests that the server identifies itself <br> rowser checks the certificate against a list of trusted Certificate Authorit <br> erver and Browser now encrypt all transmitted data with the session key |  | 3 |

